M.S. Ramaiah Institute of Technology (Autonomous Institute, Affiliated to VTU) Department of Computer Science and Engineering

# Course Name: Computer Organization and Architecture Course Code: CS45

#### Unit -1

- Functional units, Bus structures, performance,
- Overflow in integer arithmetic: Numbers, Arithmetic operations and characters
- Memory locations and addresses,
- Memory operations,
- Instructions and instruction sequencing,
- Addressing modes,
- Subroutines and use of stack frames,
- Encoding of machine instructions.

# Introduction

# What is Computer

- All computers have in common: hardware and software.
  - ? Hardware is any part of your computer that has a physical structure, such as the keyboard or mouse.
  - ? Software is any set of instructions that tells the hardware what to do and how to do it. Examples of software include web browsers, games, and word processors.



# What are the different types of computers?

#### Types of Computers



# Analogy

- A chef prepares a certain recipe, then serves it to the customers.
- Chef knows how to prepare the food item whereas customer cares only about quality and taste of the food.
- "customer" as computer organization
- "chef" can referred to as computer architecture

# Analogy

#### What is Computer Architecture?



#### What is Computer Architecture?



## Computer organization

- Computer Organization- The way hardware components are connected to form a computer system
- In other words, it is mainly about the programmer's or user point of view.
- Organization physical design of a computer
  - 1. How many registers?
  - 2. What is a register?
  - 3. How many registers does a typical CPU have

#### **Computer Organization**



# Computer Architecture

- Structure and behaviour of the various functional units of the computer and their interactions
- Basically, throws light on the designer's point of view.

# Computer Architecture

- In a system, there are a set of instructions, it is enough for programmer or user to know what are a set of instructions present in case of computer organization
- System <u>designer worries</u> about <u>how a set of instructions</u> are implemented, algorithm of implementation is the emphasis in the case of architectural studies.

# Generations of Computer

| Age              | Name                              | Advancements                                                                        | Use                                                                                                                                                                                                    |
|------------------|-----------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Before<br>Christ | Abacus                            | It was made of wood and beads.                                                      | Used by Asian merchants to count wealth                                                                                                                                                                |
| 1614-1620        | Log tables                        | Paper and pen                                                                       | Used to calculate complex mathematical expressions                                                                                                                                                     |
| 1647             | Mechanical<br>calculator          | calculator                                                                          | To solve complex mathematical expressions                                                                                                                                                              |
| 1792-1871        | Analytical<br>engine              | Computer                                                                            | Combine arithmetic process with decision based on its own computer                                                                                                                                     |
| 1946-1956        | First<br>generation<br>computers  | Computer (used thermionic<br>valves and vacuum tubes to<br>process data)            | Store and Process Data                                                                                                                                                                                 |
| 1957-1963        | Second<br>generation<br>computers | Computer (used<br>transistors to process<br>data)                                   | Store and Process Data                                                                                                                                                                                 |
| 1964-1979        | Third<br>generation<br>computers  | Computer (used integrated circuits (ICs) to process data)                           | Store, transmit and Process data with better<br>storage and increased speed of processing                                                                                                              |
| 1979-1989        | Fourth<br>generation<br>computers | Computer (used VLSI-very<br>large scale integrated<br>circuits to process data)     | Store, transmit and Process data with better<br>storage and increased speed of processing than 3G<br>computers                                                                                         |
| 1990-<br>present | Fifth<br>generation<br>computers  | Computer (use advanced<br>VLSI in the name of<br>microprocessor to process<br>data) | Store, transmit and Process data with better<br>storage and increased speed of processing, small in<br>size and emit less heat and consumes less power.<br>Faster than 4G computers and also portable. |

#### Unit -1

- Functional units, Bus structures, performance,
- Overflow in integer arithmetic: Numbers, Arithmetic operations and characters
- Memory locations and addresses,
- Memory operations,
- Instructions and instruction sequencing,
- Addressing modes,
- Subroutines and use of stack frames,
- Encoding of machine instructions.

A Computer consist of 5 main parts



Basic functional units of a computer.

A **computer program** is a collection of instructions that can be executed by a **computer** to perform a specific task.



- Central Processing Unit (CPU) consists of the following features
  - ? CPU is considered as the brain of the computer.
  - ? CPU performs all types of data processing operations.
  - ? It stores data, intermediate results, and instructions (program).
  - ? It controls the operation of all parts of the computer.
  - ? 3 components inside CPU
    - Registers
    - Control unit
    - ALU(Arithmetic Logic Unit)

#### **ALU (Arithmetic Logic Unit)**

This unit consists of two subsections namely,

- ? Arithmetic section
- ? LogicSection

#### Arithmetic section

The function of arithmetic section is to perform arithmetic operations like addition, subtraction, multiplication, and division.

#### Logic Section

The function of the logic section is to perform logic operations such as comparing, selecting, matching, and merging of data.

#### Control unit

- Functions of this unit are
- It is responsible for controlling the transfer of data and instructions among other units of a computer.
- It manages and coordinates all the units of the computer.
- It obtains the instructions from the memory, interprets them, and directs the operation of the computer.
- It communicates with Input/output devices for transfer of data or results from storage.
- It does not process or store data.

- There are many ways to connect different parts inside a computer together.
- A group of lines that serves as a connecting path for several devices is called a bus.



#### Single-bus



#### Speed Issue

- Different devices have different transfer/operate speed.
  - Keyboard, printers are slow
  - Magnetic or optical disk are fast
  - Memory and processor are faster
- If the speed of bus is bounded by the slowest device connected to it, the efficiency will be very low.
- How to solve this?
  - ? A common approach use buffers.

- A common approach use buffers
  - Buffer register with every device to hold information using data transfer



#### **Performance**

- The most important measure of a computer is how quickly it can execute programs.
- Three factors affect performance:
  - Hardware design Cache
  - Instruction set
  - Compiler design

 Processor time to execute a program depends on the hardware involved in the execution of individual machine instructions.



- The processor and a relatively small cache memory can be fabricated on a single integrated circuit chip.
- A cache is a special storage space for temporary files that makes a device run faster and more
  - efficiently.
  - ? Speed
  - ? Cost
  - ? Memory management



- Processor circuits are controlled by a timing signal called clock.
- Clock defines regular time intervals called clock cycles
- P length of once clock cycle





- To execute a machine instruction, processor divides the action into 4 steps.
- Each step take once clock cycle.



- Clock rate(R)/Processor Speed
  - ? Is a measure of number of clock cycles per second.
- CPU clock speed ate, is measured in Hertz generally in gigahertz, or GHz.

## **Basic Performance Equation**

- T processor time required to execute a program that has been prepared in high-level language
- N number of actual machine language instructions needed to complete the execution
- S average number of basic steps needed to execute one machine instruction. Each step completes in one clock cycle
- R clock rate

$$T = \frac{N \times S}{R}$$

1) A program contains 1000 instruction out of that 25% instructions requires 4 clock cycles. 40% instructions requires 5 clock and remaining 3 clock cycles for execution. Find the total time required to execute the program ourning in a 1.6Hz machine

Som

S=25% of  $N\Rightarrow 250$  instruction require 4 clock cycle 40% of  $N\Rightarrow 400$  instruction require 5 clock cycle 35% of  $N\Rightarrow 360$  instruction require 3 clock cycle

$$T = \frac{N \times S}{R}$$
=  $(250 \times 4) + (400 \times 5) + (350 \times 3)$ 
=  $1 \times 10^{9}$ 
=  $4.05 \times 10^{-6} \Rightarrow$ 

## Basic Performance Equation

## How to improve T?

- Pipelining and Superscalar operation
- Clock rate

$$T = \frac{N \times S}{R}$$

## Pipelining

Instructions are not necessarily executed one after another.



Pipelining — overlapping the execution of successive instructions.



Pipelining – overlapping the execution of successive instructions.



Superscalar – Different instruction can be executed in parallel



## Clock Rate

 $T = \frac{N \times S}{R}$ 

- Increase clock rate
  - Improve the integrated-circuit (IC) technology to make the circuits faster
  - Reduce the amount of processing done in one basic step (however, this may increase the number of basic steps needed)

#### Performance – Instruction set

- Processor can have simple instruction and complex instruction
- Simple instruction requires a small number of steps to execute.
- Complex instruction involve a large number of steps
- The design of Instruction set of a Processor can be
  - ? Reduced Instruction Set Computer(RISC)
  - ? Complex Instruction Set Computer(CISC)

#### Performance - Instruction set

- If a processor has only Simple instructions Program will have large number of instructions
  - ? N large value
  - ? S small value

$$T = \frac{N \times S}{R}$$

- If a processor has only Complex instructions Program will have lesser number of instructions
  - ? N small value
  - ? S large value

#### Performance – Instruction set

| CISC                                      | RISC                                                |
|-------------------------------------------|-----------------------------------------------------|
| Emphasis on hardware                      | Emphasis on software                                |
| Multiple instruction sizes and            | I formats Instructions of same set with few formats |
| Less registers                            | Uses more registers                                 |
| More addressing modes                     | Fewer addressing modes                              |
| Extensive use of microprogra              | amming Complexity in compiler                       |
| Instructions take a varying ar cycle time | mount of Instructions take one cycle time           |
| Pipelining is difficult                   | Pipelining is easy                                  |
| IBM 370/168                               | MIPS R2000                                          |
| VAX 11/780                                | SUN SPARC                                           |
| Microvax II                               | INTEL i860                                          |
| INTEL 80386                               | MOTOROLA 8800                                       |
| INTEL 80286                               | POWERPC 601                                         |
| Sun-3/75                                  | IBM RS/6000                                         |
| PDP-11                                    | MIPS R4000                                          |

#### Performance – Compiler

 A compiler translates a high-level language program into a sequence of machine instructions.



#### Performance – Compiler

- A compiler may not be designed for a specific processor;
   however, a high-quality compiler is usually designed for a specific processor.
- Goal reduce N×S
- To reduce N, we need a suitable machine instruction set and a compiler that makes good use of it.

$$T = \frac{N \times S}{R}$$

#### Performance - Measurement

T is difficult to compute

$$T = \frac{N \times S}{R}$$

- So, we can measure computer performance using benchmark programs.
- System Performance Evaluation Corporation (SPEC) selects and publishes representative application programs for different application domains, together with test results for many commercially available computers.

$$SPEC\ rating = \frac{\text{Running time on the reference computer}}{\text{Running time on the computer under test}}$$

$$SPEC\ rating = \left(\prod_{i=1}^{n} SPEC_{i}\right)^{\frac{1}{n}}$$

#### Performance Summary

#### **METRICS**

- Processor clock
- Basic performance equation
- Pipelining & super scalar operation
- Clock rate
- Instruction set CISC & RISC
- Compiler
- Performance measurement

#### Unit -1

- Functional units, Bus structures, performance,
- Overflow in integer arithmetic: Numbers, Arithmetic operations and characters
- Memory locations and addresses,
- Memory operations,
- Instructions and instruction sequencing,
- Addressing modes,
- Subroutines and use of stack frames,
- Encoding of machine instructions.

#### Let us learn

- Binary number representation
- Arithmetic operation on these number
- Character representation

- Computers are built using logic circuits that operate on information represented by two values 0 and 1.
- The bit of information stands for binary digit
- Represent <u>number</u> string of bits called binary number
- Represent <u>Text character</u> string of bits called character code

- Integer number are represented in two forms
  - Signed integer
  - Unsigned integer
- Unsigned integer number represent positive numbers.
- Computer does not have provision to represent negative sign, so various techniques are used

- Computers are built using logic circuits that operate on information represented by two values 0 and 1.
- The bit of information stands for binary digit
- Represent <u>number</u> string of bits called binary number
- Represent <u>Text character</u> string of bits called character code

#### Number representation

- Various techniques to represent signed integer number are
  - Sign and magnitude
  - One's complement
  - Two's complement

- Integer number are represented in two forms
  - Signed integer
  - Unsigned integer
- Unsigned integer number represent positive numbers.
- Computer does not have provision to represent negative sign, so various techniques are used

| B                                                           | Values represented    |                |                |
|-------------------------------------------------------------|-----------------------|----------------|----------------|
| b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | Sign and<br>magnitude | 1's complement | 2's complement |
| 0111                                                        | +7                    | +7             | +7             |
| 0 1 1 0                                                     | +6                    | +6             | + 6            |
| 0101                                                        | + 5                   | + 5            | + 5            |
| 0100                                                        | +4                    | + 4            | +4             |
| 0011                                                        | + 3                   | + 3            | + 3            |
| 0010                                                        | +2                    | + 2            | + 2            |
| 0001                                                        | + 1                   | + 1            | + 1            |
| 0000                                                        | +0                    | +0             | +0             |
| 1000                                                        | -0                    | -7             | -8             |
| 1001                                                        | - 1                   | -6             | -7             |
| 1010                                                        | - 2                   | <b>- 5</b>     | -6             |
| 1011                                                        | - 3                   | -4             | - 5            |
| 1100                                                        | -4                    | -3             | -4             |
| 1101                                                        | -5                    | -2             | - 3            |
| 1110                                                        | -6                    | - 1            | -2             |
| 1111                                                        | -7                    | -0             | - 1            |

#### Assumptions:

4-bit machine word

16 different values can be represented

Roughly half are positive, half are negative

| B                                                           | Values represented    |                |                |
|-------------------------------------------------------------|-----------------------|----------------|----------------|
| b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | Sign and<br>magnitude | 1's complement | 2's complement |
| 0111                                                        | +7                    | +7             | +7             |
| 0 1 1 0                                                     | +6                    | +6             | + 6            |
| 0101                                                        | + 5                   | + 5            | + 5            |
| 0100                                                        | +4                    | + 4            | +4             |
| 0011                                                        | + 3                   | + 3            | + 3            |
| 0010                                                        | +2                    | + 2            | + 2            |
| 0001                                                        | + 1                   | + 1            | + 1            |
| 0000                                                        | +0                    | +0             | +0             |
| 1000                                                        | -0                    | -7             | -8             |
| 1001                                                        | - 1                   | -6             | -7             |
| 1010                                                        | - 2                   | <b>- 5</b>     | -6             |
| 1011                                                        | - 3                   | -4             | - 5            |
| 1100                                                        | -4                    | -3             | -4             |
| 1101                                                        | -5                    | -2             | - 3            |
| 1110                                                        | -6                    | - 1            | -2             |
| 1111                                                        | -7                    | -0             | - 1            |

- Plus(+) sign to represent positive number and Minus(-) sign to represent negative number
- Positive number and Negative number are represented with binary digits.

  The leftmost bit(sign bit) in the number represent sign of the number.

  The remaining bits represent magnitude of number
- Signed magnitude format for 4-bit signed number



|    | b <sub>3</sub> | b <sub>2</sub> | b <sub>1</sub> | b <sub>0</sub> |
|----|----------------|----------------|----------------|----------------|
| +0 | 0              | 0              | 0              | 0              |
| -0 | 1              | 0              | 0              | 0              |

| В                                                           | Values represented    |
|-------------------------------------------------------------|-----------------------|
| b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | Sign and<br>magnitude |
| 0111                                                        | +7                    |
| 0 1 1 0                                                     | +6                    |
| 0101                                                        | +5                    |
| 0100                                                        | +4                    |
| 0011                                                        | +3                    |
| 0010                                                        | + 2                   |
| 0001                                                        | + 1                   |
| 0000                                                        | +0                    |
| 1000                                                        |                       |
| 1001                                                        | -1                    |
| 1010                                                        | - 2                   |
| 1011                                                        | -3                    |
| 1100                                                        | -4                    |
| 1101                                                        | -5                    |
| 1110                                                        | -6                    |
| 1111                                                        | -7                    |

|    | b <sub>3</sub> | b <sub>2</sub> | b <sub>1</sub> | b <sub>0</sub> |
|----|----------------|----------------|----------------|----------------|
| +1 | 0              | 0              | 0              | 1              |
| -1 | 1              | 0              | 0              | 1              |

| B Values represent                                          |          |
|-------------------------------------------------------------|----------|
| b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | Sign and |
| 0111                                                        | +7       |
| 0110                                                        | +6       |
| 0101                                                        | + 5      |
| 0100                                                        | +4       |
| 0011                                                        | +3       |
| 0010                                                        | +2       |
| 0001                                                        | +1       |
| 0000                                                        | +0       |
| 1000                                                        | -0       |
| 1001                                                        |          |
| 1010                                                        | - 2      |
| 1011                                                        | -3       |
| 1100                                                        | -4       |
| 1101                                                        | -5       |
| 1110                                                        | -6       |
| 1111                                                        | -7       |

|    | b <sub>3</sub> | b <sub>2</sub> | b <sub>1</sub> | b <sub>0</sub> |
|----|----------------|----------------|----------------|----------------|
| +5 | 0              | 1              | 0              | 1              |
| -5 | 1              | 1              | 0              | 1              |



| b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | Sign and<br>magnitude |
|-------------------------------------------------------------|-----------------------|
| 0111                                                        | +7                    |
| 0110                                                        | +6                    |
| 0101                                                        | + 5                   |
| 0100                                                        | +4                    |
| 0011                                                        | + 3                   |
| 0010                                                        | +2                    |
| 0001                                                        | + 1                   |
| 0000                                                        | +0                    |
| 1000                                                        | <b>– 0</b>            |
| 1001                                                        | - 1                   |
| 1010                                                        | - 2                   |
| 1011                                                        | -3                    |
| 1100                                                        | -4                    |
| 1101                                                        | -5                    |
| 1110                                                        | -6                    |
| 1111                                                        | -7                    |

|    | b <sub>3</sub> | b <sub>2</sub> | b <sub>1</sub> | b <sub>0</sub> |
|----|----------------|----------------|----------------|----------------|
| +6 | 0              | 1              | 1              | 0              |
| -6 | 1              | 1              | 1              | 0              |



|    | b <sub>3</sub> | b <sub>2</sub> | b <sub>1</sub> | b <sub>0</sub> |
|----|----------------|----------------|----------------|----------------|
| +7 | 0              | 1              | 1              | 1              |
| -7 | 1              | 1              | 1              | 1              |



- For addition and subtraction, it is necessary to consider signs of both the number and their relative magnitude in order to carry out the required arithmetic operation
  - There are two representation of zero(0)
    - +0 □ 0000
    - -0 □ 1000
- Due to this, it is difficult to test for zero operation frequently performed by computer

| В                                                           | Values represented    |
|-------------------------------------------------------------|-----------------------|
| b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | Sign and<br>magnitude |
| 0 1 1 1                                                     | +7                    |
| 0110                                                        | +6                    |
| 0101                                                        | +5                    |
| 0100                                                        | +4                    |
| 0011                                                        | +3                    |
| 0010                                                        | +2                    |
| 0001                                                        | + 1                   |
| 0000                                                        | +0                    |
| 1000                                                        | -0_                   |
| 1001                                                        | -1                    |
| 1010                                                        | - 2                   |
| 1011                                                        | -3                    |
| 1100                                                        | -4                    |
| 1101                                                        | -5                    |
| 1110                                                        | -6                    |
| 1111                                                        | -7                    |

The 1's complement of a binary number is the number that results when we change all 1's to zeros and the zeros to 1's.

| В                                                           | Values represented |
|-------------------------------------------------------------|--------------------|
| b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | 1's complement     |
| 0111                                                        | +7                 |
| 0110                                                        | +6                 |
| 0101                                                        | +5                 |
| 0100                                                        | +4                 |
| 0011                                                        | +3                 |
| 0010                                                        | + 2                |
| 0001                                                        | + 1                |
| 0000                                                        | +0                 |
| 1000                                                        | -7                 |
| 1001                                                        | -6                 |
| 1010                                                        | -5                 |
| 1011                                                        | -4                 |
| 1100                                                        | -3                 |
| 1101                                                        | -2                 |
| 1110                                                        | -1                 |
| 1111                                                        | -0                 |

|    | b <sub>3</sub> | b <sub>2</sub> | b <sub>1</sub> | b <sub>0</sub> |
|----|----------------|----------------|----------------|----------------|
| +0 | 0              | 0              | 0              | 0              |
| -0 | 1              | 1              | 1              | 1              |

| В                                                                                       | Values represented |
|-----------------------------------------------------------------------------------------|--------------------|
| <b>b</b> <sub>3</sub> <b>b</b> <sub>2</sub> <b>b</b> <sub>1</sub> <b>b</b> <sub>0</sub> | 1's complement     |
| 0111                                                                                    | +7                 |
| 0110                                                                                    | +6                 |
| 0101                                                                                    | +5                 |
| 0100                                                                                    | +4                 |
| 0011                                                                                    | +3                 |
| 0010                                                                                    | +2                 |
| 0001                                                                                    | +1                 |
| 0000                                                                                    | +0                 |
| 1000                                                                                    | -7                 |
| 1001                                                                                    | -6                 |
| 1010                                                                                    | -5                 |
| 1011                                                                                    | -4                 |
| 1100                                                                                    | -3                 |
| 1101                                                                                    | -2                 |
| 1110                                                                                    | -1                 |
| 1111                                                                                    | -0                 |

|    | b <sub>3</sub> | b <sub>2</sub> | b <sub>1</sub> | b <sub>0</sub> |
|----|----------------|----------------|----------------|----------------|
| +1 | 0              | 0              | 0              | 1              |
| -1 | 1              | 1              | 1              | 0              |

| В                                                                                       | Values represented  1's complement |  |
|-----------------------------------------------------------------------------------------|------------------------------------|--|
| <b>b</b> <sub>3</sub> <b>b</b> <sub>2</sub> <b>b</b> <sub>1</sub> <b>b</b> <sub>0</sub> |                                    |  |
| 0 1 1 1                                                                                 | +7                                 |  |
| 0110                                                                                    | +6                                 |  |
| 0101                                                                                    | +5                                 |  |
| 0100                                                                                    | +4                                 |  |
| 0011                                                                                    | +3                                 |  |
| 0010                                                                                    | + 2                                |  |
| 0001                                                                                    | +1                                 |  |
| 0000                                                                                    | +0                                 |  |
| 1000                                                                                    | -7                                 |  |
| 1001                                                                                    | -6                                 |  |
| 1010                                                                                    | -5                                 |  |
| 1011                                                                                    | -4                                 |  |
| 1100                                                                                    | -3                                 |  |
| 1101                                                                                    |                                    |  |
| 1110                                                                                    |                                    |  |
| 1111                                                                                    | -0                                 |  |

|    | b <sub>3</sub> | b <sub>2</sub> | b <sub>1</sub> | b <sub>0</sub> |
|----|----------------|----------------|----------------|----------------|
| +5 | 0              | 1              | 0              | 1              |
| -5 | 1              | 0              | 1              | 0              |

| 2 | 5 |   |
|---|---|---|
| 2 | 2 | 1 |
|   | 1 | 0 |

| В                                                                                       | Values represented |
|-----------------------------------------------------------------------------------------|--------------------|
| <b>b</b> <sub>3</sub> <b>b</b> <sub>2</sub> <b>b</b> <sub>1</sub> <b>b</b> <sub>0</sub> | 1's complement     |
| 0 1 1 1                                                                                 | +7                 |
| 0110                                                                                    | +6                 |
| 0 1 0 1                                                                                 | +5                 |
| 0100                                                                                    | +4                 |
| 0011                                                                                    | +3                 |
| 0010                                                                                    | +2                 |
| 0001                                                                                    | +1                 |
| 0000                                                                                    | +0                 |
| 1000                                                                                    | -7                 |
| 1001                                                                                    | -6                 |
| 1010                                                                                    | -5                 |
| 1011                                                                                    | -4                 |
| 1100                                                                                    | -3                 |
| 1101                                                                                    | -2                 |
| 1110                                                                                    | - 1                |
| 1111                                                                                    | -0                 |

The 2's complement is the binary number that results when we add 1 to the 1's complement.

2's complement = 1'complement +1

| B Val             | ues represented |
|-------------------|-----------------|
| $b_3 b_2 b_1 b_0$ | 2's complement  |
| 0 1 1 1           | +7              |
| 0 1 1 0           | +6              |
| 0101              | + 5             |
| 0100              | +4              |
| 0011              | +3              |
| 0010              | + 2             |
| 0001              | + 1             |
| 0000              | +0              |
| 1000              | -8              |
| 1001              | -7              |
| 1010              | -6              |
| 1011              | - 5             |
| 1100              | -4              |
| 1101              | - 3             |
| 1110              | -2              |
| 1111              | - 1             |
|                   |                 |

| C |     |   |   | 1 |   |
|---|-----|---|---|---|---|
|   | +2  | 0 | 0 | 1 | 0 |
|   | 1's | 1 | 1 | 0 | 1 |
|   |     |   |   |   | 1 |
|   | -2  | 1 | 1 | 1 | 0 |

| B Val          | lues represented |
|----------------|------------------|
| $b_3b_2b_1b_0$ | 2's complement   |
| 0 1 1 1        | +7               |
| 0 1 1 0        | +6               |
| 0101           | + 5              |
| 0100           | +4               |
| 0011           | +3               |
| 0010           | +2               |
| 0001           | + 1              |
| 0000           | +0               |
| 1000           | -8               |
| 1001           | -7               |
| 1010           | -6               |
| 1011           | - 5              |
| 1100           | -4               |
| 1101           | - 3              |
| 1110           | -2)              |
| 1111           | -1               |
|                |                  |



| C |     |   |   |   |   |
|---|-----|---|---|---|---|
|   | +5  | 0 | 1 | 0 | 1 |
|   | 1's | 1 | 0 | 1 | 0 |
|   |     |   |   |   | 1 |
|   | -5  | 1 | 0 | 1 | 1 |

| B Values represented |                |  |  |
|----------------------|----------------|--|--|
| $b_3b_2b_1b_0$       | 2's complement |  |  |
| 0 1 1 1              | +7             |  |  |
| 0110                 | +6             |  |  |
| 0101                 | +5)            |  |  |
| 0100                 | +4             |  |  |
| 0011                 | +3             |  |  |
| 0010                 | +2             |  |  |
| 0001                 | + 1            |  |  |
| 0000                 | +0             |  |  |
| 1000                 | -8             |  |  |
| 1001                 | -7             |  |  |
| 1010                 | -6             |  |  |
| 1011                 | -5             |  |  |
| 1100                 | -4             |  |  |
| 1101                 | - 3            |  |  |
| 1110                 | -2             |  |  |
| 1111                 | - 1            |  |  |

2 7 2 3 1

| C |     |   |   |   |   |
|---|-----|---|---|---|---|
|   | +7  | 0 | 1 | 1 | 1 |
|   | 1's | 1 | 0 | 0 | 0 |
|   |     |   |   |   | 1 |
|   | -7  | 1 | 0 | 0 | 1 |

Values represented  $b_3b_2b_1b_0$ 2's complement 0010 0001 0000 1000 -8 1001 - 1

| C | 1   | 1 | 1 | 1 |   |
|---|-----|---|---|---|---|
|   | +0  | 0 | 0 | 0 | 0 |
|   | 1's | 1 | 1 | 1 | 1 |
|   |     |   |   |   | 1 |
|   | -0  | 0 | 0 | 0 | 0 |

| B Val                                                       | ues represented |
|-------------------------------------------------------------|-----------------|
| b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | 2's complemen   |
| 0 1 1 1                                                     | +7              |
| 0110                                                        | +6              |
| 0101                                                        | + 5             |
| 0100                                                        | +4              |
| 0011                                                        | + 3             |
| 0010                                                        | + 2             |
| 0001                                                        | + 1             |
| 0000                                                        | +0              |
| 1000                                                        | -8              |
| 1001                                                        | -7              |
| 1010                                                        | -6              |
| 1011                                                        | - 5             |
| 1100                                                        | -4              |
| 1101                                                        | - 3             |
| 1110                                                        | -2              |
| 1111                                                        | - 1             |

#### Advantages

- Here One representation for +0 and -0
- Here -8 is representable
- Most efficient way to carry out addition and subtraction operations
- Most often used in computers

| B Values represented |                |  |
|----------------------|----------------|--|
| $b_3 b_2 b_1 b_0$    | 2's complement |  |
| 0 1 1 1              | +7             |  |
| 0110                 | +6             |  |
| 0 1 0 1              | +5             |  |
| 0100                 | +4             |  |
| 0011                 | +3             |  |
| 0010                 | +2             |  |
| 0001                 | + 1            |  |
| 0000                 | +0             |  |
| 1000                 | -8             |  |
| 1001                 | -7             |  |
| 1010                 | -6             |  |
| 1011                 | - 5            |  |
| 1100                 | -4             |  |
| 1101                 | - 3            |  |
| 1110                 | -2             |  |
| 1111                 | - 1            |  |

#### **ADDITION OF POSITIVE NUMBERS**

- Consider adding two 1-bit numbers.
- The sum of 1 & 1 requires the 2-bit vector 10 to represent the value 2.
- We say that sum is 0 and the carry-out is 1.



| Carry out | 1 |   |
|-----------|---|---|
|           |   | 1 |
|           |   | 1 |
| sum       |   | 0 |

- Various techniques
  - Sign and magnitude
  - One's complement
  - Two's complement
- They differ in the way we represent negative numbers

| В                                                           | ,                                 |    |                |  |
|-------------------------------------------------------------|-----------------------------------|----|----------------|--|
| b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | Sign and magnitude 1's complement |    | 2's complement |  |
| 0111                                                        | +7                                | +7 | +7             |  |
| 0110                                                        | +6                                | +6 | +6             |  |
| 0101                                                        | +5                                | +5 | +5             |  |
| 0100                                                        | +4                                | +4 | +4             |  |
| 0011                                                        | +3                                | +3 | +3             |  |
| 0010                                                        | +2                                | +2 | +2             |  |
| 0001                                                        | + 1                               | +1 | + 1            |  |
| 0000                                                        | +0                                | +0 | +0             |  |
| 1000                                                        | -0                                | -7 | -8             |  |
| 1001                                                        | - 1                               | -6 | -7             |  |
| 1010                                                        | -2                                | -5 | -6             |  |
| 1011                                                        | -3                                | -4 | - 5            |  |
| 1100                                                        | -4                                | -3 | -4             |  |
| 1101                                                        | -5                                | -2 | -3             |  |
| 1110                                                        | -6                                | -1 | -2             |  |
| 1111                                                        | -7                                | -0 | -1             |  |

#### To understand 2's complement arithmetic

- Consider addition modulo N(mod N)
- A Graphical device of addition mod N of positive integers is a circle with N values (0 to N-1)along its perimeter
- Use this device to compute (a+b) mod N



(a) Circle representation of integers mod N

#### To understand 2's complement arithmetic

#### Consider the case N=16



Locate 7 on the circle and then move 4 units in the clockwise direction to arrive at the answer 11

#### To understand 2's complement arithmetic

Consider the case N=16



(a + b) mod N (9 +14) mod 16 23 mod 16 = 7

Locate 9 on the circle and then move 14 units in the clockwise direction to arrive at the answer 7

#### <u>ADDITION & SUBTRACTION OF SIGNED NUMBERS</u>

Two rules for addition and subtraction of n-bit signed numbers using the 2's complement representation system

#### Rule 1:

**To Add** two numbers, add their n-bits and ignore the carry-out signal from the MSB position.

Result will be algebraically correct, if it lies in the range  $-2^{n-1}$  to  $+2^{n-1}-1$ .

#### Rule 2:

**To Subtract** two numbers X and Y (that is to perform X-Y), take the 2's complement of Y and then add it to X as in rule 1.

Result will be algebraically correct, if it lies in the range  $-2^{n-1}$  to  $+2^{n-1}-1$ .

#### ADDITION OF SIGNED NUMBERS

#### Rule 1:

**To Add** two numbers, add their n-bits and ignore the carry-out signal from the MSB position.

Result will be algebraically correct, if it lies in the range -2<sup>n-1</sup> to +2<sup>n-1</sup>-1.

n = 4 bits 
$$\Box$$
 -  $2^{4-1}$  to +  $2^{4-1}$  - 1  
-2<sup>3</sup> to +  $2^3$  - 1  
-8 to +7



## Addition rule 2's complement system

| C |    |   | 1 |   |   |
|---|----|---|---|---|---|
|   | +2 | 0 | 0 | 1 | 0 |
|   | +3 | 0 | 0 | 1 | 1 |
|   | +5 | 0 | 1 | 0 | 1 |



Values represented

| $b_3 b_2 b_1 b_0$ | 2's complement |
|-------------------|----------------|
| 0 1 1 1           | +7             |
| 0 1 1 0           | +6             |
| 0101              | +5             |
| 0100              | +4             |
| 0011              | +3             |
| 0010              | +2             |
| 0001              | + 1            |
|                   |                |

B

# Addition rule 2's complement system

| C |    |   |   |   |   |
|---|----|---|---|---|---|
|   | +4 | 0 | 1 | 0 | 0 |
|   | -6 | 1 | 0 | 1 | 0 |
|   | -2 | 1 | 1 | 1 | 0 |



| B Val          | ues represented |
|----------------|-----------------|
| $b_3b_2b_1b_0$ | 2's complement  |
| 0 1 1 1        | +7              |
| 0 1 1 0        | +6              |
| 0101           | + 5             |
| 0100           | +4              |
| 0011           | +3              |
| 0010           | +2              |
| 0001           | + 1             |
| 0000           | +0              |
| 1000           | -8              |
| 1001           | -7              |
| 1010           | -6              |
| 1011           | - 5             |
| 1100           | -4              |
| 1101           | - 3             |
| T110           | -2)             |
| 1111           | - 1             |

# Addition rule 2's complement system

| C | 1  | 1 | 1 |   |   |
|---|----|---|---|---|---|
|   | -5 | 1 | 0 | 1 | 1 |
|   | -2 | 1 | 1 | 1 | 0 |
| S | -7 | 1 | 0 | 0 | 1 |



### SUBTRACTION OF SIGNED NUMBERS

## Rule 2:

**To Subtract** two numbers X and Y (that is to perform X-Y), take the 2's complement of Y and then add it to X as in rule 1.

Result will be algebraically correct, if it lies in the range  $-2^{n-1}$  to  $+2^{n-1}-1$ .

n = 4 bits 
$$\Box$$
 - 2<sup>4-1</sup> to + 2<sup>4-1</sup> - 1  
-2<sup>3</sup> to + 2<sup>3</sup> - 1  
-8 to +7



|     | 1  | 1 | 1 | 1 |   |
|-----|----|---|---|---|---|
| X   | -3 | 1 | 1 | 0 | 1 |
| Y   | -7 | 0 | 1 | 1 | 1 |
| X-Y | +4 | 0 | 1 | 0 | 0 |



| C |     |   |   |   |   |
|---|-----|---|---|---|---|
| Y | -7  | 1 | 0 | 0 | 1 |
|   | 1's | 0 | 1 | 1 | 0 |
|   |     |   |   |   | 1 |
|   |     | 0 | 1 | 1 | 1 |

|     | 1  | 1 |   |   |   |
|-----|----|---|---|---|---|
| X   | +6 | 0 | 1 | 1 | 0 |
| Y   | +3 | 1 | 1 | 0 | 1 |
| X-Y | +3 | 0 | 0 | 1 | 1 |



| C |     |   |   |   |   |
|---|-----|---|---|---|---|
| Υ | +3  | 0 | 0 | 1 | 1 |
|   | 1's | 1 | 1 | 0 | 0 |
|   |     |   |   |   | 1 |
|   |     | 1 | 1 | 0 | 1 |

|            | 1  | 1 | 1 | 1 |   | ] |
|------------|----|---|---|---|---|---|
|            |    |   |   |   |   |   |
| X          | -7 | 1 | 0 | 0 | 1 |   |
| Y          | +1 | 1 | 1 | 1 | 1 |   |
| <b>(-Y</b> | -8 | 1 | 0 | 0 | 0 | • |
|            |    |   |   |   |   |   |
|            |    |   |   |   |   |   |



| Υ | +1  | 0 | 0 | 0 | 1 |
|---|-----|---|---|---|---|
|   | 1's | 1 | 1 | 1 | 0 |
|   |     |   |   |   | 1 |
|   |     | 1 | 1 | 1 | 1 |

|     |    |   | 1 |   |   |
|-----|----|---|---|---|---|
| X   | +2 | 0 | 0 | 1 | 0 |
| Y   | -3 | 0 | 0 | 1 | 1 |
| X-Y | +5 | 0 | 1 | 0 | 1 |



|     | 1   | 1     | 0       | 1         |
|-----|-----|-------|---------|-----------|
| 1's | 0   | 0     | 1       | 0         |
|     |     |       |         | 1         |
|     | 0   | 0     | 1       | 1         |
|     | 1's | 1's 0 | 1's 0 0 | 1's 0 0 1 |



Figure 1.6 2's-complement Add and Subtract operations.

- Example of addition and subtraction in 4-bit example, answers fall in the range of -8 and +7.
- When answers do not fall within this range, we say that overflow has occurred



- When result of an arithmetic operation is outside the representable range, an arithmetic overflow is said to occur.
- Examine the signs of the two summands X and Y and sign of the result. When both operands X and Y have the same sign, an overflow occurs when the sign of S is not the same as sign of X and Y.



- The rules for detecting overflow in a two's complement sum are simple:
  - If the sum of two positive numbers yields a negative result, the sum has overflowed.
  - If the sum of two negative numbers yields a positive result, the sum has overflowed.
  - Otherwise, the sum has not overflowed.

Perform following operation on the 4-bit signed numbers using 2's complement representation system. Also indicate whether overflow has occurred. (+7) + (+4)

| C | 0  | 1 |   |   |   |
|---|----|---|---|---|---|
| X | +7 | 0 | 1 | 1 | 1 |
| Y | +4 | 0 | 1 | 0 | 0 |
| S | -5 | 1 | 0 | 1 | 1 |



Overflow has occurred

Perform following operation on the 4-bit signed numbers using 2's complement representation system. Also indicate whether overflow has occurred. (-5) + (-6)

| C | 1  |   | 1 |   |   |
|---|----|---|---|---|---|
| X | -5 | 1 | 0 | 1 | 1 |
| Y | -6 | 1 | 0 | 1 | 0 |
| S | +5 | 0 | 1 | 0 | 1 |



Overflow has occurred

Perform following operation on the 4-bit signed numbers using 2's complement representation system. Also indicate whether overflow has occurred. (+7) + (-4)

| C | 1  | 1 |   |   |   |
|---|----|---|---|---|---|
| X | +7 | 0 | 1 | 1 | 1 |
| Y | -4 | 1 | 1 | 0 | 0 |
| S | +3 | 0 | 0 | 1 | 1 |



No Overflow

### **CHARACTERS**



- Character can be letters of the alphabet, decimal digits, punctuation marks and so on.
- Are represented by codes(ASCII -7bits and EBDIC 8bits)

| Bit<br>positions | Bit positions 654 |     |       |     |     |     |     |     |
|------------------|-------------------|-----|-------|-----|-----|-----|-----|-----|
| 3210             | 000               | 001 | 010   | 011 | 100 | 101 | 110 | 111 |
| 0000             | NUL               | DLE | SPACE | 0   | 0   | P   | *   | p   |
| 0001             | SOH               | DC1 | 1     | 1   | A   | Q   | a   | q   |
| 0010             | STX               | DC2 |       | 2   | В   | R   | b   | r   |
| 0011             | ETX               | DC3 | #     | 3   | C   | S   | c   | 5   |
| 0100             | EOT               | DC4 | 8     | 4   | D   | T   | d   | t   |
| 0101             | ENQ               | NAK | %     | 5   | E   | U   | e   | u   |
| 0110             | ACK               | SYN | &     | 6   | F   | V   | f   | v   |
| 0111             | BEL               | ETB |       | 7   | G   | W   | g   | w   |
| 1000             | BS                | CAN | ( .   | 8   | H   | X   | h   | ×   |
| 1001             | HT                | EM  | )     | 9   | I   | Y   | i   | У   |
| 1010             | LF                | SUB |       | 1   | J   | Z   | j   | 2   |
| 1011             | VT                | ESC | +     | ;   | K   | 1   | k   | {   |
| 1100             | FF                | FS  |       | <   | L   | 1   | 1   | 1   |
| 1101             | CR                | GS  | -     | =   | M   | 1   | m   | }   |
| 1110             | SO                | RS  |       | >   | N   | 4   | n   | *   |
| 1111             | SI                | US  | 1     | ?   | 0   | _   | 0   | DEI |

Bit positions of code format = 6 5 4 3 2 1 0

ASCII American standard committee on Information Interchange

EBDIC Extended Binary coded Decimal Interchange code

### Unit -1

- Functional units, Bus structures, performance,
- Overflow in integer arithmetic: Numbers, Arithmetic operations and characters
- Memory locations and addresses,
- Memory operations,
- Instructions and instruction sequencing,
- Addressing modes,
- Subroutines and use of stack frames,
- Encoding of machine instructions.

What is Memory
 It is a storage unit, a place to hold data and instruction.



#### **Memory Organisation**

- Memory consist of many millions of storage <u>cells</u>.
- Each cell can store 1-bit information having value (0 or 1)
- Memory organized as group of n-bits



- Group of n-bits is referred as word
- n is called word length
- The word length of 8 bit is known as byte
- Word length can range from 16 to 64bits, simple called word.



Figure 2.5 Memory words.

#### Memory Location

Memory is divided into multiple small parts, of fixed size and capable of holding information.

#### Memory Address

? Each memory location is uniquely identified by a BINARY ADDRESS(HEXA VALUE).



#### Memory Address

If  $2^k$  addresses constitute the address space of computer, then memory can have up to  $2^k$  addressable locations.

#### Example

$$\begin{array}{l} k=10\;,\, 2^{10}=1,\!024(1K\;kilo)\;locations\\ k=20\;,\, 2^{20}=1,\!048,\!576(1M\;mega)\;locations\\ k=24\;,\, 2^{24}=16,\!777,\!216(16M\;mega)\;locations\\ k=30\;,\, 2^{30}=1G\;(giga)\;locations\\ k=32\;,\, 2^{32}=4G\;(giga)\;locations\\ k=40\;,\, 2^{40}=1T(tera)\;locations \end{array}$$

If the word length is 32 bits, single word can store 32 bits or 4 ASCII characters as shown in the Figure.





Examples of encoded information in a 32-bit word.

- It is impractical for bit address locations
- But prefer byte address location <u>byte addressable</u>
   <u>memory</u>

### Byte Addressable memory

Each Memory address refers to a single byte of storage. To store data of large size, multiple consecutive locations are used

Two ways Byte address can be assigned across words

- ? Big-Endian Assignments
- ? Little-Endian Assignments



#### **Big Endian**

The MSB of the data is placed at the byte with the lowest address.

#### Little Endian

The LSB of the data is placed at the byte with the lowest address.



## Memory Operations

- Load (or Read or Fetch)
  - Copy the content. The memory content doesn't change.
  - Address Load
  - Registers can be used
- Store (or Write)
  - Overwrite the content in memory
  - Address and Data Store
  - Registers can be used



#### fetch (addr):

- 1. Put addr into MAR
- 2. Tell memory unit to "load"
- 3. Memory copies data into MDR

#### store (addr, new-value):

- 1. Put addr into MAR
- 2. Put new-value into MDR
- Tell memory unit to "store"
- 4. Memory stores data from MDR into memory cell.

## Instruction and Instruction sequencing

### Computer performs 4 types of operations:

- Data transfer between memory and processor
- Arithmetic and logic operations on data
- Program sequencing and control
- I/O transfers

- Transfer data from one location to another location
  - Memory locations
  - Processor registers
  - Registers in I/O system
- Location is given symbolic name
  - Name for memory address location A,LOC,VAR,PLACE
  - Name for Processor register names R1,R2,R3.....
  - $\Box$  Name for I/O register names DATAIN,DATAOUT

- Register Transfer Notation
- Assembly Language Notation

- R3  $\Box$  [R1] + [R2]
- This type of notation is called RTN (Register Transfer Notation)

| Processor |  |
|-----------|--|
| R1 = 10   |  |
| R2 = 20   |  |
| R3 = 30   |  |
|           |  |
|           |  |
|           |  |

- Contents of location are denoted by <u>placing square</u>
   <u>brackets</u> around the name of the location
- R1 □ [LOC]



Assembly Language Notation

Move LOC, R1

| Processor R1 =10 | Memor<br>y | Memory<br>location |
|------------------|------------|--------------------|
| RI IO ( -        | address    |                    |
|                  | LOC        | 10                 |
|                  |            |                    |
|                  |            |                    |
|                  |            |                    |
|                  |            |                    |
|                  |            |                    |

Assembly Language Notation Add R1,R2,R3

| Processor |
|-----------|
| R1 = 10   |
| R2 = 20   |
| R3 = 30   |
|           |
|           |
|           |
|           |

### Instruction and Instruction sequencing

- Basic instruction types
  - Three address instruction format
  - Two address instruction format
  - One address instruction format
  - Zero address instruction format



- To represent machine instruction and program, we use assembly language format.
- General 3 address instruction format

Operation Source 1, Source 2, Destination

Operands

- Source 1, Source 2 are source operands
- Destination are called destination operands

- Example C= A+B
- Add the value of variable A and B and store in C
- During compilation three variables A,B,C are assigned to distinct locations in memory
- Action

| Memor<br>y<br>address | Memory location |
|-----------------------|-----------------|
| A                     | 10              |
| В                     | 20              |
| C                     | 30              |
|                       |                 |
|                       |                 |

Three address instruction format

Add A, B,C

- This instruction contain memory address of three operands
- Operands A and B Source operand
- Operand C Destination operand

Three address instruction format

Add A, B,C

- Operands A , B,C are memory address k bits
  - 3 \* 1000 = 3kbits for addressing purpose
- Operation Add n bits
- Modern Processor is 32bit address space, then 3 address instruction format is too large to fit in one word
- So multiple word is required for single instruction

Two address instruction format

- B □ [A]+[B]
- But here we are replacing the
   Content of original location B

| Memor<br>y<br>address | Memory location |
|-----------------------|-----------------|
| A                     | /10             |
| В                     | 20 30           |
|                       |                 |
|                       |                 |
|                       |                 |

Two address instruction format

Operation Source, Destination

Move B, C Add A, C

| Memor<br>y<br>address | Memory location |
|-----------------------|-----------------|
| A                     | 10              |
| В                     | 20              |
| C                     | 30              |
|                       |                 |
|                       |                 |

One address instruction format

Operation Operand

 Operand Specified in instruction can be source or destination, depending on the instruction

One address instruction format

Operation Operand

When second operand is required, processor register like
 Accumulator can be used

Add A

One address instruction format



Add the content of memory location to the content of Accumulator and store the result in accumulator



| Memor<br>y<br>address | <b>Memory</b> location |
|-----------------------|------------------------|
| A                     | 10                     |
|                       |                        |
|                       |                        |
|                       |                        |
|                       |                        |

One address instruction format

Operation Operand

 Operand Specified in instruction can be source or destination, depending on the instruction





Load A - copies the contents of memory location
 A into accumulator





 Store A - copies the contents of accumulator into memory location A







- Processor has several general purpose register
- Many instruction involve operands that are in the register
- Processor computations are performed directly on data held in processor register



| Processor |
|-----------|
| R1 = 10   |
| R2 = 20   |
| R3 = 30   |
|           |
|           |
|           |
|           |

Transfer data between different location

Places a copy of the content of source to destination

Move R1, R2

| Processor |  |
|-----------|--|
| R1 = 10   |  |
| R2 = 10   |  |
|           |  |
|           |  |
|           |  |
|           |  |
|           |  |

Move A, R1

Load A, R1

Both are same

| Processor R1 =10 | Memor<br>y<br>address | Memory location |
|------------------|-----------------------|-----------------|
|                  | A                     | 10              |
|                  |                       |                 |
|                  |                       |                 |
|                  |                       |                 |
|                  |                       |                 |

Move LOC, R1

| Processor | Memor        | Memory<br>location |
|-----------|--------------|--------------------|
| R1 =10    | y<br>address | location           |
|           | LOC          | 10                 |
|           |              |                    |
|           |              |                    |
|           |              |                    |
|           |              |                    |

Move R1, A

Store R1, A

Both are same



- Zero address instruction format
  - It is also possible to use instruction in which locations of all the operands are defined implicitly.
  - Such instruction are found in machines that stores operands in a structure called pushdown stack

## Example: Evaluate (A+B) \* (C+D)

```
ADD A, B, R1; R1 \leftarrow M[A] + M[B]
ADD C, D, R2; R2 \leftarrow M[C] + M[D]
MUL R1, R2, X; M[X] \leftarrow R1 * R2
```

| Processor | Memor        |          |
|-----------|--------------|----------|
| R1 =30    | y<br>address | location |
| R2=5      | A            | 10       |
|           | В            | 20       |
|           | C            | 2        |
|           | D            | 3        |
|           | X            | 35       |

## Example: Evaluate (A+B) \* (C+D)

```
MOV A,R1 ; R1 \leftarrow M[A]

ADD B,R1 ; R1 \leftarrow R1 + M[B]

MOV C,R2 ; R2 \leftarrow M[C]

ADD D,R2 ; R2 \leftarrow R2 + M[D]

MUL R1, R2 ; R2 \leftarrow R1 * R2

MOV R2, X ; M[X] \leftarrow R2
```

| Processor |
|-----------|
| R1 = 30   |
| R2=150    |
|           |
|           |
|           |
|           |

| Memor<br>y<br>addres<br>s | Memory location |
|---------------------------|-----------------|
| A                         | 10              |
| В                         | 20              |
| C                         | 2               |
| D                         | 3               |
| X                         | 150             |

### Unit -1

- Functional units, Bus structures, performance,
- Overflow in integer arithmetic: Numbers, Arithmetic operations and characters
- Memory locations and addresses,
- Memory operations,
- Instructions and instruction sequencing,
- Addressing modes,
- Subroutines and use of stack frames,
- Encoding of machine instructions.

- Executing a given instruction is a two phase procedure
  - Instruction Fetch
  - Instruction Execute
- Instruction Fetch instruction is fetched from memory location whose address is in PC, and placed in IR.
- Instruction Execute instruction placed in IR is examined and the required operation is done. PC is incremented to point to next instruction.

MAR

CPU

Control

ALU

R0 R1

n General Purpose Registers

To begin executing a program, the address of first instruction will be placed in program counter, then processor control circuit will use the information in PC to fetch and execute instruction one at a time, in the order of increasing addresses. This is called <a href="Straight-Line">Straight-Line</a>

**Sequencing** 



- $_{\square}$  Write a program for C  $\square$  [A] +[B ]
  - 1. MOV A,RO
  - 2. ADD B,RO
  - 3. MOV RO,C

#### Assume

- Memory Word length is 32 bits
- Memory is byte addressable
- Three instructions are stored in successive word locations, starting at location i.
- Each instruction is 4 bytes long, i+4,
   i+8





#### Consider the task to add a list of n numbers

- The addresses of memory locations of n numbers are NUM1,NUM2,NUM3..
- After adding the result is placed in SUM



- Instead of using long list of Add instructions, it is possible to place a single Add instructions in a program loop.
- This loop is straight line sequence of instruction executed as many times as needed
- It starts at location LOOP and ends at the Branch instruction (Branch >0)



#### Move N,R1 Clear RO LOOP Determine address of "Next" number and add "Next" number to R0 Program loop Decrement R1 Branch>0 LOOP RO,SUM Move SUM N NUMI NUM2 NUMn

### d Straight-Line Sequencing

|            | Memory address | Memory location |
|------------|----------------|-----------------|
| Processor  |                |                 |
| R1 = 3/2/1 |                |                 |
| R0 = 2+3+5 | SUM            | 10              |
|            | N              | n=3             |
|            | NUM1           | 2               |
|            | NUM2           | 3               |
|            | NUM3           | 5               |
|            |                |                 |
|            |                |                 |
|            |                |                 |
|            |                |                 |

### **Condition Codes**

- Processor status is described as Condition codes or Status codes.
- Condition codes refers to the information about most recently executed information.
- This is accomplished by recording the required information in individual bits called condition code flags( 0 or 1)

### **Condition Codes**

- Condition code flags
  - N (negative)
  - Z (zero)
  - V (overflow)
  - C (carry)

Four commonly used flags are

N (negative) Set to 1 if the result is negative; otherwise, cleared to 0

Z (zero) Set to 1 if the result is 0; otherwise, cleared to 0

V (overflow) Set to 1 if arithmetic overflow occurs; otherwise, cleared to 0

C (carry) Set to 1 if a carry-out results from the operation; otherwise, cleared to 0



### Unit -1

- Functional units, Bus structures, performance
- Overflow in integer arithmetic: Numbers, Arithmetic operations and characters
- Memory locations and addresses
- Memory operations
- Instructions and instruction sequencing
- Addressing modes
- Subroutines and use of stack frames
- Encoding of machine instructions

## Generating memory address

- How to specify the address of an operand
  - The instruction set of a computer provides a method called <u>Addressing modes</u>
  - Addressing modes: Different ways in which the location of an operand is specified is called addressing modes.
  - Important addressing modes found in modern processor

## Addressing modes

- Different Addressing modes are:
  - 1. Register mode
  - 2. Absolute mode
  - 3. Immediate mode
  - 4. Indirect mode
  - 5. Index mode
  - 6. Base with Index mode
  - 7. Base with Index and Offset mode
  - 8. Autoincrement mode
  - 9. Autodecrement mode

## Addressing modes

- Two Addressing modes to access variables
  - 1. Register mode
  - 2. Absolute mode

### Register mode

- Every instruction includes operands; the operands can be a memory location, a processor register or an I/O device.
- The instruction which uses processor registers to represent operands is the instruction in register addressing mode.

### Add R4, R3, Load R3, R2



### Register mode

- Effective address is the location of an operand of the instruction. Operand is the data to be accessed.
- $\blacksquare$  EA=R

Add R4, R3, Load R3, R2

- Absolute mode(Direct mode)
  - The direct addressing mode is also known as Absolute Addressing mode.
  - Here, the instruction contains the address of the location in
     memory where the value of the operand is stored.
  - $\Box$  EA = A
  - Add R2, A
  - Store R2, B



- Addressing modes to represent constants
  - 3. Immediate mode

#### Immediate mode

- In immediate addressing mode, the value of the operand is explicitly mentioned in the instruction.
- Here, effective address is not required as the operand is explicitly defined in instruction.

#### Immediate mode

- The Add instruction, adds 100 to R2's content.
- The # sign in front of the value indicates the immediate value to be operated.
- If a value does not have # sign in front of it then it is the address of a memory location.

Add #100, R2

#### Immediate mode

- Store considers the immediate value 100H as address as it does not have # sign in front of it.
- The Store instruction stores the content of R2 at memory location 100H.

**Store R2,100H** 



Example: A= B+6

Move B,R1
Add #6,R1
Move R1,A

| Processor       | Memor   | Memory   |
|-----------------|---------|----------|
| R1 = 5 + 6 = 11 | y       | location |
|                 | address | <b>→</b> |
|                 | A       | 11       |
|                 | В       | 5        |
|                 |         |          |
|                 |         |          |
|                 |         |          |

- Addressing modes to Indirection and Pointers
  - 4. Indirect mode

#### Indirect mode

- A processor register is used to hold the address of a memory location where the operand is placed.
- In higher-level language, it is referred to as pointers.
- The indirect mode is denoted by placing the register inside the parenthesis.
- Here the effective address is the content of memory location present in the register.
   EA=(R)

Example to execute Add instruction

Sum =5+3;







(a) Through a general-purpose register

Example to execute Add instruction

Sum = 5+3;





(b) Through a memory location

Adding a list of numbers. Indirect addressing can be used used to access successive number in the list.

| Address | Contents  |          |                |
|---------|-----------|----------|----------------|
|         | Move      | N,R1     | )              |
|         | Move      | #NUM1,R2 | Initialization |
|         | Clear     | RO       |                |
| - LOOP  | Add       | (R2),R0  | 50             |
|         | Add       | #4,R2    |                |
|         | Decrement | R1       |                |
|         | Branch>0  | LOOP     |                |
|         | Move      | RO,SUM   |                |

Figure Use of indirect addressing in the program

- Addressing modes to deal with lists and array
  - 5. Index mode
  - 6. Base with Index mode
  - 7. Base with Index and Offset mode

#### Index mode

- The effective address of the operand is generated by adding
   a constant value to the contents of a register
- Register 
   General purpose registers (Index register)
- Index mode \( \subseteq \text{symbolically as } X(R;)\)
- X denotes <u>constant</u> value contained in instruction, It can be an explicit number or symbolic name representing a numerical value
- (R<sub>i</sub>) denotes name of the register
- $_{\Box}$  EA = X + [R]

2 ways of using Index mode –Offset given as constant



2 ways of using Index mode –Offset is in index register



#### Base with Index Mode

we know that Index mode EA = X + [R]

- Sometimes second register can be used to contain the offset X, we can write index mode as (R<sub>i</sub>,R<sub>i</sub>)
- Effective address is the sum of the contents of register  $R_i$  and  $R_i$ .
- $EA = [R_{i}] + [R_{i}]$

#### Base with Index and offset Mode

we know that Index mode EA = X + [R]

- Sometimes index mode uses two registers plus a constant, we can write index mode as X(R<sub>i</sub>,R<sub>i</sub>)
- Effective address is the sum of the contents of register  $R_i$ ,  $R_i$  and a constant.
- We can write the Index mode as  $X(R_i, R_i)$
- $EA = X + [R_{i}] + [R_{i}]$

- Addressing modes use PC instead of General purpose register
  - 8. Relative mode

- Relative mode
  - The effective address is determined by the index mode using the PC in place of general purpose register R<sub>i</sub>
  - Common use to specify target address in <u>Branch</u> <u>instructions</u>.



Example of Relative mode

Branch>0 LOOP

| Address                                 | Contents  |              |                |
|-----------------------------------------|-----------|--------------|----------------|
|                                         | Move      | <b>N,R</b> 1 | )              |
|                                         | Move      | #NUM1,R2     | Initialization |
|                                         | Clear     | RO           |                |
| LOOP                                    | Add       | (R2),R0      | <b>5</b> 2     |
| 120000000000000000000000000000000000000 | Add       | #4,R2        |                |
|                                         | Decrement | R1           |                |
|                                         | Branch>0  | LOOP         |                |
|                                         | Move      | RO,SUM       |                |

- Addressing modes for accessing data items in successive locations in memory
  - 9. Autoincrement mode
  - 10. Autodecrement mode

- Autoincrement mode
  - The EA of the operand is the contents of register specified in instruction.
  - After accessing the operand, the <u>contents of a</u>
     <u>register are automatically incremented to point to</u>
     <u>the next item</u> in a list.
  - $\square$  Written as  $(R_i)$ +

MOVE RO, (R2)+

#### Autoincrement mode



Example

MOVE RO, (R2)+

| Processor      | Memory address | Memory location |
|----------------|----------------|-----------------|
| R0 = 5         |                |                 |
| R2 = LOC(1000) | LOC(1000)      | 5               |
|                | LOC1(1001)     |                 |
|                |                |                 |
|                |                |                 |
|                |                |                 |

- Autodecrement mode
  - The <u>contents of a register are automatically</u>
     <u>decremented</u> and are then used as EA of operand
  - Written as -(R<sub>i</sub>)

#### Autodecrement mode



### Example

| Processor      |  |
|----------------|--|
|                |  |
| R0 = LOC(1001) |  |
| LOC(1000)      |  |

$$R1 = 35$$

| Memory address | Memory location |
|----------------|-----------------|
| LOC(1000)      | 35              |
| LOC1(1001)     |                 |
|                |                 |
|                |                 |
|                |                 |

## Generic addressing modes

Table 2.1 Generic addressing modes

| Name                          | Assembler syntax | Addressing function              |
|-------------------------------|------------------|----------------------------------|
| Immediate                     | #Value           | Operand = Value                  |
| Register                      | Ri .             | EA = Ri                          |
| Absolute (Direct)             | LOC              | EA = LOC                         |
| Indirect                      | (Ri)<br>(LOC)    | EA = [Ri]<br>EA = [LOC]          |
| Index                         | X(RI)            | EA = [Ri] + X                    |
| Base with index               | (Ri,Rj)          | EA = [Ri] + [Rj]                 |
| Base with index<br>and offset | X(Ri,Rj)         | EA = [Ri] + [Rj] + 2             |
| Relative                      | X(PC)            | EA = [PC] + X                    |
| Autoincrement                 | (Ri)+            | $EA = \{Ri\};$<br>Increment $Ri$ |
| Autodecrement                 | -(Ri)            | Decrement $Ri$ ;<br>EA = [Ri]    |
|                               |                  |                                  |

EA = effective address Value = a signed number

### Unit -1

- Functional units, Bus structures, performance
- Overflow in integer arithmetic: Numbers, Arithmetic operations and characters
- Memory locations and addresses
- Memory operations
- Instructions and instruction sequencing
- Addressing mode
- Subroutines and use of stack frames
- Encoding of machine instructions

- Subroutines
- Subroutine Nesting and Processor Stack
- Parameter Passing
- Stack Frame

- A subtask consisting of a set of instructions which is executed many times is called a <u>subroutine</u>.
- The program branches to a subroutine with a <u>Call instruction</u>

| Memory<br>location | Calling program  | **** | Memory<br>location | Subroutine SUB    |
|--------------------|------------------|------|--------------------|-------------------|
|                    | :                |      | ·                  | ¥.                |
| 200                | Call SUB         |      | 1000               | first instruction |
| 204                | next instruction |      |                    | •                 |
|                    | :                | L    |                    | Return            |

- Once the subroutine is executed, the calling-program must resume execution starting from the instruction immediately following the Call instructions i.e. control is to be transferred back to the calling-program.
- This is done by executing a **Return instruction** at the end of the subroutine.

| Memory<br>location | Calling progra   | m  | Memory<br>location | Subroutine SUB    |
|--------------------|------------------|----|--------------------|-------------------|
|                    | :                |    | ¥                  | •                 |
| 200                | Call SUB         |    | 1000               | first instruction |
| 204                | next instruction | on |                    | •                 |
|                    |                  | Ì  |                    | •                 |
|                    | •                | L  |                    | Return            |

The way in which a computer makes it possible to call and return from subroutines is referred to as its <u>subroutine linkage method</u>.

| Memory<br>location | Calling program  |   | Memory location | Subroutine SUB    |
|--------------------|------------------|---|-----------------|-------------------|
|                    | •                |   |                 |                   |
|                    | •                |   |                 | E.                |
| 200                | Call SUB         |   | 1000            | first instruction |
| 204                | next instruction | - |                 |                   |
|                    | •                |   |                 | :                 |
|                    | •                | L | <del></del>     | Return            |

The simplest subroutine linkage method is to <u>save the</u> <u>return-address in a specific location</u>, which may be a register dedicated to this function. Such a register is called the <u>link register</u>.



- The <u>Call instruction</u> is a special branch instruction that performs the following operations:
  - Store the contents of PC into link-register.
  - Branch to the target-address specified by the instruction.

| Memory location | Calling  | g program   |                                         | Memory location | Subroutine SUE    |
|-----------------|----------|-------------|-----------------------------------------|-----------------|-------------------|
|                 |          |             | *************************************** |                 |                   |
|                 |          | •           |                                         | ¥               |                   |
|                 |          | :           |                                         |                 | ř.                |
|                 |          |             |                                         |                 |                   |
| 200             | Call     | SUB         |                                         | 1000            | first instruction |
| 204             | next is  | nstruction  | <b>4</b>                                |                 |                   |
| 201             | iicat ii | iisa action |                                         |                 | •                 |
|                 |          | •           |                                         |                 |                   |
|                 |          | •           |                                         |                 |                   |
|                 |          | 150.        | <u> </u>                                | 70 - 10-Ves 244 | Return            |



- The <u>Return instruction</u> is a special branch instruction that performs the operation:
  - Branch to the address contained in the link-register

| Memory<br>location | Calling program           | MINISTER AND | Memory<br>location                     | Subroutine SUE    |
|--------------------|---------------------------|--------------------------------------------------|----------------------------------------|-------------------|
|                    | ÷                         |                                                  | ě                                      | Ĕ                 |
| 200<br>204         | Call SUB next instruction |                                                  | 1000                                   | first instruction |
|                    | •                         |                                                  | /s s s s s s s s s s s s s s s s s s s | Return            |



### Subroutine Nesting

- This suggests that the return addresses associated with subroutine calls should be pushed onto a stack.
- Used as LIFO



### Subroutine Nesting

- Processor do this operation automatically using Call instruction.
- Call instruction pushes the contents of the PC onto the processor stack and loads the subroutine address into the PC
- The Return instruction pops the return address from the processor stack into the PC

### **Parameter Passing**

The exchange of information between a calling program and a subroutine is referred to as <u>parameter passing</u>.

Parameter passing may be accomplished in several ways.

- The parameters may be placed in registers or in memory locations where they can be accessed by the subroutine.
- The parameters may be placed on the processor stack used for saving the return address.

| Memory<br>location | Calling program  |          | Memory<br>location | Subroutine SUB    |
|--------------------|------------------|----------|--------------------|-------------------|
|                    | •                |          | i.                 |                   |
|                    |                  |          |                    | Ē                 |
| 200                | Call SUB         |          | 1000               | first instruction |
| 204                | next instruction | •        |                    |                   |
|                    | •                |          |                    | •                 |
|                    | :                | <u> </u> |                    | Return            |

- Pass by Value: Values of actual parameters are copied to function's formal parameters and the two types of parameters are stored in <u>different memory locations</u>. So any changes made inside functions are not reflected in actual parameters of the caller.
- Pass by reference: Both the actual and formal parameters refer to the <u>same locations</u>, so any changes made inside the function are actually reflected in actual parameters of the caller.

  Pass by reference

#### Stack Frame

- During execution of the subroutine <u>fixed</u> <u>locations at the top of the stack</u> contain entries that are needed by the subroutine
- These locations constitute a private workspace for the subroutine, created at the time the subroutine is entered and freed up when the subroutine returns control to the calling program. Such space is called a stack frame



- Stack Pointer (SP) points to the top of the stack
- Frame Pointer (FP) points to the current active frame.





### **Encoding of Machine instruction**

- Encoding representing instructions as binary bits
- If instruction is to be executed in a processor, an **instruction** must be **encoded** in a compact binary pattern.
- Such **encoded instructions** are properly referred to as **machine instructions stored in memory**.
- Instruction is one word (32bit) length

```
Add R2, R3,R4
```

### **Encoding of Machine instruction**



(a) One-word instruction



(b) Two-word instruction



(c) Three-operand instruction

Encoding instructions into 32-bit words.

### **Encoding of Machine instruction**

 But using multiple words, we can implement quite complex instructions, closely resembling operations in high level programming languages.

CISC(Complex instruction set computer) is used to refer to processors that use instructions set of this type.

 The restriction that an instruction must occupy only one word has led to a style of computers known as Reduced instruction set computers(RISC).